Vertically Stacked Gate-All-Around Structured Tunneling-Based Ternary-CMOS

Sihyun Kim, Kitae Lee, Jong Ho Lee, Daewoong Kwon, Byung Gook Park

Research output: Contribution to journalArticlepeer-review

26 Scopus citations

Abstract

This article proposes a novel structure for tunneling-based ternary-complementary metal-oxide-semi conductor (T-CMOS) to break through the power scaling constraints of conventional binary-CMOS. The previous T-CMOS uses off-leakage band-to-band tunneling (BTBT) currents generated at the deep drain-to-substrate junction for the third voltage state, which allows ternary inverter configuration with only two single transistors. However, the high-dose ion implantation for the BTBT layer must affect the channel doping concentration, leading to the threshold voltage fluctuation. To avoid the interference of the BTBT layer dopants to the channel as well as to maximize the electrostatic gate controllability, vertically stacked gate-all-around (GAA) field-effect transistor (GAAFET)-type T-CMOS device is proposed. By simply changing the ground plane (GP) doping concentration in existing GAAFET fabrication, the BTBT layer can be formed completely apart from the suspended channel layers. The changes of the transfer characteristics and the transient output voltage characteristics depending on the key parameters such as the GP doping concentration and the gate work function are thoroughly analyzed for the proposed GAA T-CMOS through mixed-mode TCAD device and circuit simulations. It is concluded that the two key parameters should be optimized, otherwise the margin for the third voltage state and the switching speed is seriously degraded.

Original languageEnglish
Article number9160865
Pages (from-to)3889-3893
Number of pages5
JournalIEEE Transactions on Electron Devices
Volume67
Issue number9
DOIs
StatePublished - Sep 2020

Bibliographical note

Publisher Copyright:
© 1963-2012 IEEE.

Keywords

  • Band-to-band tunneling (BTBT)
  • gate work function (WF)
  • gate-all-around (GAA) field-effect transistor (GAAFET)
  • ground plane (GP) doping
  • multivalued logic
  • ternary-complementary metal-oxide-semiconductor (T-CMOS)
  • vertically stacked nanosheet (NS)

Fingerprint

Dive into the research topics of 'Vertically Stacked Gate-All-Around Structured Tunneling-Based Ternary-CMOS'. Together they form a unique fingerprint.

Cite this