Novel Program Method of String Select Transistors for Layer Selection in Channel-Stacked NAND Flash Memory

Dae Woong Kwon, Wandong Kim, Do Bin Kim, Sang Ho Lee, Joo Yun Seo, Eunseok Choi, Gyu Seog Cho, Sung Kye Park, Jong Ho Lee, Byung Gook Park

Research output: Contribution to journalArticlepeer-review

2 Scopus citations

Abstract

In this paper, we propose new string select transistors (SSTs)/dummy SSTs (DSSTs) threshold voltage ( V-Th ) setting methods in simplified channel-stacked array with layer selection by multilevel operation (SLSM). In these methods, SSTs/DSSTs on each layer are set to their targeted V-Th values by incremental step pulse program/one erase with various erase voltages, respectively. In the fabricated pseudo-SLSM, the validity of the new methods is verified. As a result, it is confirmed that the V-Th values of SSTs/DSSTs are set to the targeted V-Th values by the new methods and SSTs with extremely narrow V-Th distribution can be obtained in the consequence. Moreover, memory operations such as erase, program, and read are performed in the fabricated structure after setting the V-Th values of all the SSTs/DSSTs by the new methods. Despite unique LSM operations, stable memory operations are obtained successfully without the interference between stacked layers.

Original languageEnglish
Article number7536623
Pages (from-to)3521-3526
Number of pages6
JournalIEEE Transactions on Electron Devices
Volume63
Issue number9
DOIs
StatePublished - Sep 2016

Bibliographical note

Publisher Copyright:
© 1963-2012 IEEE.

Keywords

  • 3-D NAND flash memory
  • channel-stacked NAND flash memory
  • layer selection by multilevel operation (LSM)
  • stacked layer selection
  • string select transistor (SST) threshold voltage setting

Fingerprint

Dive into the research topics of 'Novel Program Method of String Select Transistors for Layer Selection in Channel-Stacked NAND Flash Memory'. Together they form a unique fingerprint.

Cite this