Abstract
In this paper, we propose new string select transistors (SSTs)/dummy SSTs (DSSTs) threshold voltage ( V-Th ) setting methods in simplified channel-stacked array with layer selection by multilevel operation (SLSM). In these methods, SSTs/DSSTs on each layer are set to their targeted V-Th values by incremental step pulse program/one erase with various erase voltages, respectively. In the fabricated pseudo-SLSM, the validity of the new methods is verified. As a result, it is confirmed that the V-Th values of SSTs/DSSTs are set to the targeted V-Th values by the new methods and SSTs with extremely narrow V-Th distribution can be obtained in the consequence. Moreover, memory operations such as erase, program, and read are performed in the fabricated structure after setting the V-Th values of all the SSTs/DSSTs by the new methods. Despite unique LSM operations, stable memory operations are obtained successfully without the interference between stacked layers.
Original language | English |
---|---|
Article number | 7536623 |
Pages (from-to) | 3521-3526 |
Number of pages | 6 |
Journal | IEEE Transactions on Electron Devices |
Volume | 63 |
Issue number | 9 |
DOIs | |
State | Published - Sep 2016 |
Bibliographical note
Publisher Copyright:© 1963-2012 IEEE.
Keywords
- 3-D NAND flash memory
- channel-stacked NAND flash memory
- layer selection by multilevel operation (LSM)
- stacked layer selection
- string select transistor (SST) threshold voltage setting