Abstract
This paper proposes a domain-wall-coupling-based magnetic device for high-speed and robust on-chip cache applications. The read and write current paths are magnetically coupled and electrically isolated, which significantly improves the reliability of the read and write operations. Our proposed device makes use of fast and energy-efficient domain wall motion for write operation. A complementary polarizer structure is used to achieve low-power, high-speed, and high-sensing margin read operations. A device-to-circuits simulation framework was also developed to evaluate our proposed multiterminal domain-wall-coupling-based spin-transfer torque (DWCSTT) magnetic random access memory (MRAM) cell. Compared with the conventional 1T-1MTJ STT-MRAM bit cell, the proposed DWCSTT bit cell achieves >3.5x improvement in write power under iso-area and iso-write margin conditions, and >3x better sensing margin with low read power consumption and higher read disturb margin.
Original language | English |
---|---|
Article number | 6999935 |
Pages (from-to) | 554-560 |
Number of pages | 7 |
Journal | IEEE Transactions on Electron Devices |
Volume | 62 |
Issue number | 2 |
DOIs | |
State | Published - 1 Feb 2015 |
Externally published | Yes |
Bibliographical note
Publisher Copyright:© 2014 IEEE.
Keywords
- Complementary polarizer
- Magnetic domain walls
- Multiterminal spin-transfer torque magnetic random access memory (STT-MRAM)
- On-chip memory
- Oxidized magnetic coupling layer