Abstract
Proposed is a new area-efficient truncated inversionless Berlekamp-Massey (TiBM) architecture for the Reed-Solomon (RS) decoder. The area-efficient feature of the proposed architecture is obtained by truncating redundant processing elements in the key equation solver (KES) block using the BM algorithm. This increases the hardware utilisation of the processing elements used to solve the key equation and reduces the hardware complexity of the KES block. The proposed TiBM architecture has the lowest hardware complexity compared with conventional KES architectures.
Original language | English |
---|---|
Pages (from-to) | 241-243 |
Number of pages | 3 |
Journal | Electronics Letters |
Volume | 47 |
Issue number | 4 |
DOIs | |
State | Published - 17 Feb 2011 |
Externally published | Yes |